## **WORK REPORT**

EE224/309

**IITB-CPU** 

**TEAM ID- 12** 

Abhineet Agarwal- 22B1219

Garima Gopalani- 22B3958

Mrunali Barapatre- 22B3966

Mitul Tandon- 22B0305

### CHANGES MADE TO THE PREVIOUS CODE:

- → Added and removed a few states.
- → Changed to structural modeling from behavioral modeling to reduce the number of registers created by the Xen10 board while execution, and to make the code more easily synthesizable.
- → Introduced a MUX for RF write to specify which register we are writing into.
- → Did the pin planning of respective input and output signals.
- → Initially had a separate register for IP, but now integrated it to the R7 of register file, taking care that R7 can also be used as an operand as well as updated after an operation.

#### **OUTPUTS:**

PB1 - RST

PB2 - shows lower order 8 bits when LOW; and higher order 8 bits when high.

PB3 - LED1 shows the z flag when high.

PB4 - LEDs show registers when low and memory data when high.

SW 1-3: gives the input for register number when PB4 is low.

SW 1-8: gives the memory address when PB4 is high.

LED 1-8: shows lower or higher order 8 bits of the output corresponding to the input given to PB-2.

#### **WORK DISTRIBUTION:**

Mrunali: design of the CPU based on structural modeling; re-writing RF file and memory; testing and debugging.

Mitul: design of the CPU based on structural modeling; re-writing RF file and memory; testing and debugging.

Abhineet: Re-writing the main entity and integrating the code; pin-planning; debugging.

Garima: design of the CPU based on structural modeling; pin-planning.

# **New FSM**

